### 3-刘洪磊-week10

| 日期: /                                                   |
|---------------------------------------------------------|
| Amphifier Pavameters                                    |
| Input offset voltage                                    |
|                                                         |
| Offset voltage drift  7ime or temperature SVos = X M/oc |
| Input blas airrent                                      |
| Input offset current                                    |
| RVIO VI                                                 |
| V2                                                      |
| 3 R3                                                    |
| ± 1/1/1/1/1/1/2 D                                       |
| Vout = Ri (1/2-1/1) + I offset · Rf                     |
| when $R_2=R_1$ , $R_3=R_f$                              |
|                                                         |

Input impedance 新河路.

- Q: What is a typical input impedance value for BJT?
- Q: What is a typical input impedance value for FET? 不是某人,以了相比下已了一

Common-mode input range

Differential input range

Dut put swing VS. load resistance

Not rail-to-rail

| May 20 | LF411 | Vs = ±15V |
| Owdput capability

atput Impedance 新出路校 是可存在

Load Resistance (kΩ)

日期:

Slew rate 压摆率

LF411: 15 V/µs



Figure 4.48. The maximum slew rate of a sinewave, SR=2πAf, occurs at the zero crossings.



Temperature dependence. Supply voltage and current

- Pay attention to the maximum values
- +5V or +15V

411: ±5v->18V | Q.Dwhy do we need Low power: 3V | a high rail?

Duhy do we need a low rail?

rail.电源轨 限制3运放的输入输出信号 并保持不失真.





## CMRR, PSRR, e<sub>n</sub>, i<sub>n</sub>

- Common mode rejection ratio
- Power supply rejection ratio
- · Especially important at high frequency
- Input voltage noise, input current noise





Gain

开记

Vin -+ Vart  $\begin{cases} (Vin-V-) \cdot A = V \end{cases}$   $\frac{V-}{Rz} = \frac{Vout}{R_1 + R_2}$   $R_1$   $R_2$ 

V- = R2 Vont = B Vont

B

Vin = G = A Vin AB

### 全功率带宽BW:

全功率带宽定义为,在额定的负载时,运放的闭环增益为1倍条件下,将一个恒幅正弦大信号输入到运放的输入端,使运放输出幅度达到最大(允许一定失真)的信号频率。这个频率受到运放转换速率的限制。近似地,全功率带宽=转换速率/2πVop (Vop是运放的峰值输出幅度)。全功率带宽是一个很重要的指标,用于大信号处理中运放选型。

# **Multistage Op-Amp**





Figure 4.96. Multistage amplifier: gain versus frequency

Magnitude



Figure 4.98. Gain and phase in a multistage amplifier.

phase

## **Stability Measures**



Intuition: Why Can help? Dominant-pole" compensation

日期:



## Cascaded op-amp



#### Question:

- 1. Is stability a concern here? Why?
- 2. All three are UA741 from ST, what is the final gain and upper break frequency?

1. No. There is no 180° phase difference between two amps

| -7 | 远放图 | 的大 | 让频 | 屋十 | -<br>H = - | 106 | ~ | ). HY× | 106 Hz |  |
|----|-----|----|----|----|------------|-----|---|--------|--------|--|
|    |     |    |    |    |            | . 1 |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |
|    |     |    |    |    |            |     |   |        |        |  |